Whatever you do, do it heartily, as to the Lord.
--Colossians 3:23
Book Chapters:
Natarajan Viswanathan, Min Pan and Chris Chu.
FastPlace: An Efficient Multilevel Force-Directed Placement Algorithm.
In Modern Circuit Placement: Best Practices and Results,
Gi-Joon Nam and Jason Cong, Editors, Springer, 2007.
Chris Chu and Min Pan.
Clock Network Design: Basics.
In The Handbook of Algorithms for VLSI Physical Design Automation,
Chuck Alpert, Dinesh Mehta and Sachin Sapatnekar, Editors, CRC Press,
pages 881-896, 2008.
Chris Chu and Min Pan.
Practical Issues in Clock Network Design.
In The Handbook of Algorithms for VLSI Physical Design Automation,
Chuck Alpert, Dinesh Mehta and Sachin Sapatnekar, Editors,
CRC Press, pages 897-912, 2008.
Chris Chu.
Wire Sizing for VLSI Circuits.
In Encyclopedia of Algorithms,
Ming-Yang Kao, Editor, Springer, 2008.
Chris Chu.
Chapter 11: Placement.
In Electronic Design Automation: Synthesis, Verification, and Test,
Laung-Terng (L.-T.) Wang, Yao-Wen Chang and Kwang-Ting (Tim) Cheng,
Editors, Elsevier, 2009.
Chris Chu.
Wire Sizing.
In Kao M-Y (Ed) Encyclopedia of Algorithms, 2nd Edition,
Springer New York, 2016.
Chris Chu.
Block Shaping in Floorplan.
In Kao M-Y (Ed) Encyclopedia of Algorithms, 2nd Edition,
Springer New York, 2016.
Journal Articles:
M. Y. Chan, F. Chin, C. N. Chu and W. K. Mak.
Dilation-5 Embedding of 3-Dimensional Grids into Hypercubes.
Journal of Parallel and Distributed Computing,
vol. 33, no. 1, pages 98-106, February 1996.
Chris C. N. Chu and D. F. Wong.
Greedy Wire-Sizing is Linear Time.
IEEE Transactions on Computer-Aided Design, vol. 18, no. 4, pages 398-405,
April 1999.
D. Berleant, M.-P. Cheong, C. Chu, Y. Guan, A. Kamal, G. Sheblé,
S. Ferson and J.F. Peters.
Dependable Handling of Uncertainty.
Reliable Computing, vol. 9, no. 6, pages 407-418, 2003.
W. Zou, Chris Chu, S.M. Reddy and I. Pomeranz.
Optimizing SOC Test Resources using Dual Sequences.
In VLSI-SOC: From Systems to Chips,
M. Glesner, R. Reis, L. Indrusiak, V. Mooney, and H. Eveking,
Editors, Springer, 2006.
Chris C. N. Chu, Evangeline F.Y. Young, Dennis K.Y. Tong and Sampath Dechu.
Retiming with Interconnect and Gate Delay.
IEEE Intl. Conf. on Computer-Aided Design,
pages 221-226, 2003.
Royce L.S. Ching, Evangeline F.Y. Young, Kevin C.K. Leung, and Chris Chu,
Post-Placement Voltage Island Generation.
IEEE/ACM International Conference on Computer-Aided Design,
pages 641-646, 2006.
Charles J. Alpert, Chris Chu and Paul G. Villarrubia,
The Coming of Age of Physical Synthesis.
IEEE/ACM International Conference on Computer-Aided Design,
pages 246-249, 2007.
Chris C. N. Chu, Chung-Ping Chen and D. F. Wong.
Fast and Exact Simultaneous Gate and Wire Sizing by Lagrangian Relaxation.
Department of Computer Science, University of Texas at Austin,
TR98-06, February, 1998.
Dissertation:
Chong-Nuen Chu, "Efficient and Optimal Solutions for Interconnect
Optimization", Ph.D. Dissertation, The University of Texas at
Austin, August 1999.